# **ECE 550D Fundamentals of Computer Systems and Engineering**

#### **Fall 2023**

#### **Finite State Machines**

Xin Li & Dawei Liu Duke Kunshan University

Slides are derived from work by Andrew Hilton, Tyler Bletsch and Rabih Younes (Duke)

#### Last time...

- Who can remind us what we did last time?
  - Flip-flops
  - Registers

# Finite Storage = Finite States

- Computers have finite storage (inside processor):
  - Design in fixed number of DFFs
  - Result: finite number of states (N bits => 2<sup>N</sup> states)
- Useful to talk about finite state machines
  - Ubiquitous in processor design
    - Basically how the processor works out many multi-step processes

3

### **FSM: Input + Current State = Output + New State**

- Finite State Machines
  - Output = g(Input, Current State)
  - New State = f(Input, Current State)
- Example: Traffic Light
  - Input: NS\_turn, EW\_turn
  - · Outputs: which lights are on
    - NS\_green
    - NS\_g\_arrow
    - NS\_yellow
    - NS\_y\_arrow •
    - NS\_red
    - EW\_green •
    - ...



### **State Diagrams**



- Can draw state machine as a diagram
  - Circles for states
  - Arrows for transitions (possibly with a choice based on inputs)

5

### **State Diagrams**



- Full diagram for our traffic light
  - Note start state: NSg0
- Note: real traffic lights have more states
  - Longer greens relative to yellows. All red in before next green...

### **State Diagrams**



- Could make it smarter/fancier with more inputs
  - E.g., stay green unless opposing traffic present
  - Perfectly fine to have self-loops (stay in same state)

7

#### **Transition function**

Why state\_d and state\_q?

Will latch state in DFFs from one cycle to next.

state\_d = next one state\_q = current one



- State diagrams describes transition function pictorially
  - next\_state = f (inputs, current\_state)

Easy to translate into VHDL:

```
state_d = EWg0 when state_q = NSy and not NS_turn else

NSa when state_q = NSy and NS_turn else

NSay when state_q = NSa else

EWg0 when state_q = NSay else ....
```

Can define these as constants

### **Output function**

- Also need an output function:
  - For each output signal, compute as function of inputs and state
    (or maybe just state, as in traffic lights)
- State ew\_y ns\_ya ns\_r ew\_ga ew\_ya ew\_r NSg 1 0 0 0 0 0 0 0 0 1 NSy NSa **NSay EWg EWy** EWa **EWay**

9

### **Output function**

- Also need an output function:
  - For each output signal, compute as function of inputs and state

• (or maybe just state, as in traffic lights)

|             | •    | φ΄    |      | φ΄    | •    | -    | •     | -    | <b>-</b> | -    |
|-------------|------|-------|------|-------|------|------|-------|------|----------|------|
| State       | ns_g | ns_ga | ns_y | ns_ya | ns_r | ew_g | ew_ga | ew_y | ew_ya    | ew_r |
| NSg         | 1    | 0     | 0    | 0     | 0    | 0    | 0     | 0    | 0        | 1    |
| NSy         | 0    | 0     | 1    | 0     | 0    | 0    | 0     | 0    | 0        | 1    |
| NSa         | 0    | 1     | 0    | 0     | 0    | 0    | 0     | 0    | 0        | 1    |
| NSay        | 0    | 0     | 0    | 1     | 0    | 0    | 0     | 0    | 0        | 1    |
| EWg         | 0    | 0     | 0    | 0     | 1    | 1    | 0     | 0    | 0        | 0    |
| EWy         | 0    | 0     | 0    | 0     | 1    | 0    | 0     | 1    | 0        | 0    |
| EWa         | 0    | 0     | 0    | 0     | 1    | 0    | 1     | 0    | 0        | 0    |
| <b>EWay</b> | 0    | 0     | 0    | 0     | 1    | 0    | 0     | 0    | 1        | 0    |

### **Hardware implementation**

| State | ns_g | ns_ga | ns_y | ns_ya | ns_r | ew_g | ew_ga | ew_y | ew_ya | ew_r |
|-------|------|-------|------|-------|------|------|-------|------|-------|------|
| NSg   | 1    | 0     | 0    | 0     | 0    | 0    | 0     | 0    | 0     | 1    |
| NSy   | 0    | 0     | 1    | 0     | 0    | 0    | 0     | 0    | 0     | 1    |
| NSa   | 0    | 1     | 0    | 0     | 0    | 0    | 0     | 0    | 0     | 1    |
| NSay  | 0    | 0     | 0    | 1     | 0    | 0    | 0     | 0    | 0     | 1    |
| EWg   | 0    | 0     | 0    | 0     | 1    | 1    | 0     | 0    | 0     | 0    |
| EWy   | 0    | 0     | 0    | 0     | 1    | 0    | 0     | 1    | 0     | 0    |
| EWa   | 0    | 0     | 0    | 0     | 1    | 0    | 1     | 0    | 0     | 0    |
| EWay  | 0    | 0     | 0    | 0     | 1    | 0    | 0     | 0    | 1     | 0    |

- Hardware implementation option 1:
  - Logic from the truth table

11

### **Hardware implementation: ROM**



- Can also use ROM
  - Read Only Memory
  - · Address goes into decoder
  - · One hot word line goes into memory array
  - · Data comes out on bit lines
- More details soon (when we do RAMs)

#### Take a moment to draw an FSM...

- Take a minute to draw an FSM for a combination lock
  - Combination: 12345

"So the combination is... one, two, three, four, five? That's the stupidest combination I've ever heard in my life! That's the kind of thing an idiot would have on his luggage!"—Dark Helmet (Spaceballs, the movie)

- Inputs:
  - One hot is\_0, is\_1, is\_2, ...
- Outputs:
  - Unlock
- Draw transitions as state diagram, note which states have unlock on.
  - Feel free to abbreviate "all other cases" by leaving arrow label blank

13

#### **Combination Lock**



- is\_1 always takes us to S1
- Correct input moves us "right"
- Other: back to start
- S5 unlocks

#### **VGA controller: FSM**



- Recitation will have FSM to implement
  - VGA controller
  - Scan row from left to right, sending out data pixel by pixel
    - One pixel per cycle

15

#### **VGA controller: FSM**



- Recitation will have FSM to implement
  - VGA controller
  - Scan row from left to right, sending out data pixel by pixel
    - One pixel per cycle
  - Then period of black (all 0 pixel) with some control signals

#### **VGA controller: FSM**



- Recitation will have FSM to implement
  - VGA controller
  - Scan row from left to right, sending out data pixel by pixel
    - One pixel per cycle
  - Then period of black (all 0 pixel) with some control signals
  - Then restart on next row

17

#### **VGA controller: FSM**



- VGA controller
  - Trace blank rows
    - All black, goes through same horizontal states as real rows
  - Reach last row

### VGA controller: FSM



- VGA controller
  - Trace blank rows
    - All black, goes through same horizontal states as real rows
  - Reach last row
  - · Then reset to top left corner

19

#### Division: math with an FSM

• We have talked about add, sub

• Pretty easy math to implement in hardware

What about divide?

· Much more complicated

Multi-step process

Well suited to FSM

1

11 101101

- Binary long division similar to decimal
  - But a little simpler, because it goes in 1 or 0 times

21

# **Division: Binary**

11 101101

- Binary long division similar to decimal
  - But a little simpler, because it goes in 1 or 0 times



- Binary long division similar to decimal
  - But a little simpler, because it goes in 1 or 0 times

23



- Binary long division similar to decimal
  - But a little simpler, because it goes in 1 or 0 times

- Binary long division similar to decimal
  - But a little simpler, because it goes in 1 or 0 times

25



- Binary long division similar to decimal
  - But a little simpler, because it goes in 1 or 0 times

- Binary long division similar to decimal
  - But a little simpler, because it goes in 1 or 0 times

27



- Binary long division similar to decimal
  - But a little simpler, because it goes in 1 or 0 times

- Binary long division similar to decimal
  - But a little simpler, because it goes in 1 or 0 times

29



- Binary long division similar to decimal
  - But a little simpler, because it goes in 1 or 0 times

- Binary long division similar to decimal
  - But a little simpler, because it goes in 1 or 0 times

31

# **Division: Binary**

Remainder =0

- Binary long division similar to decimal
  - But a little simpler, because it goes in 1 or 0 times
  - 45 / 3 = 15 remainder 0

#### **Division FSM/Circuit**



- 32 bit division: 32 states (5 bits)
  - Decrement state # each cycle (count down which bit)

33

#### **Division FSM/Circuit** Dividend State (Register) (Register) 32 Divisor (Register) Mux 31 31 d Remainder Answer <<1 (Register) (Register) 32 sub <?

• Use State # to pick out which bit of Dividend

#### **Division FSM/Circuit**



• Shift remainder left 1, concatenate dividend bit at right

35



- Check if divisor is < result... used for two things
  - · Mux selector on remainder\_d
  - Lowest bit of answer\_d

#### **Division FSM/Circuit**



• For answer, shift old answer <<1, concatenate in < result

37



- For remainder, pick from two things (based on < result)</li>
  - · Result of shifting old remainder and concatenating dividend bit
  - That minus the divisor

# **Mealy Machine**

- New State = f(Input, Current State)
- Output = g(Input, Current State)

| Current State | Inpu      | t = 0  | Input = 1 |        |  |
|---------------|-----------|--------|-----------|--------|--|
| Current State | New State | Output | New State | Output |  |
| а             | b         | 01     | С         | 01     |  |
| b             | b         | 10     | d         | 11     |  |
| С             | d         | 11     | С         | 01     |  |
| d             | d         | 11     | d         | 10     |  |

39

# **Mealy Machine**

• State diagram



### **Moore Machine**

- New State = f(Input, Current State)
- Output = g(Current State)

| Current State | Input = 0 | Input = 1 | Output |  |
|---------------|-----------|-----------|--------|--|
| Current State | New State | New State |        |  |
| a             | b         | С         | 10     |  |
| b             | b         | d         | 01     |  |
| С             | С         | d         | 10     |  |
| d             | d         | d         | 11     |  |

41

### **Moore Machine**

• State diagram



### **Excitation Table**

| Current State | New State | Input |
|---------------|-----------|-------|
| a             | b         | 0     |
| a             | С         | 1     |
| b             | b         | 0     |
| b             | d         | 1     |
| С             | С         | 0     |
| С             | d         | 1     |
| d             | d         | Х     |

43

### **Summary**

- Finite State Machine
  - Finite states (encoded in some way: binary nums, one-hot...)
  - Transition function: (state \* inputs) -> state
    - Helpful to draw as diagram
  - Output function: (state \* inputs) -> outputs
- Examples:
  - · Traffic light
  - VGA controller
  - Combination lock
  - Division
- Mealy machine and Moore machine